# Fastest Multiplier Implementation Using Ancient Scriptures Algorithms: Review

S.Hridya<sup>1</sup>, Dr. Dharani K.G<sup>2</sup>, Dr.S.Bhavani<sup>3</sup>

<sup>1</sup>(Research Scholar, Dept. of ECE, Karpagam Academy of Higher Education, Tamilnadu, India.) <sup>2</sup>(Associate Professor, Dept. of ECE, Karpagam Academy of Higher Education, Tamilnadu, India.)

<sup>3</sup>(Professor & HOD, Dept. of ECE, Sri Shakthi Institute of Engineering & Technology, India.)

#### Abstract

In any of the fastest ALU, multiplier play an inevitable role. There is always a demand on high speed multiplier due to the raising limitation on delay. Increasing the speed of a multiplier there are number of new techniques have been implemented in which multiplier using Vedic mathematics are foremost one. Vedic mathematics are derived from ancient Vedas, it is mainly divided in to 16 sutras and upasutra in which Urdhva Thiryagbhayam and Nikhilam sutra are used for multiplication. Multiplier are used in different area such as cryptography, image processing application, embedded system application, programmable filter application etc. The multiplier efficiency are depended on their speed, delay and area .In this article different multiplier are compared with their efficiency and concluded that Vedic multiplier are most prominent along them.

Keywords: Urdhva Thiryagbhayam, Nikhilam sutra, Delay, Area, Multiplier

# **1 INTRODUCTION**

Indian system of mathematics played a major role in ancient sculptures. **Jagadguru Shri Bharathi Krishna Tirthaji** was the person who rediscovered the Vedic system of mathematics in beginning of 20<sup>th</sup> century. Conventional mathematics contain more complex and tedious process for problem solving, it can reduce by using Vedic mathematics. Vedic mathematics are incorporated with 16 sutras and 13 upasutra. Vedic mathematics can apply to any area of mathematics example Integral, differential, geometry, trigonometry, addition, multiplication, division, root of the equation etc. Era of digitalization make high challenge on high speed digital circuit. High speed can achieved only through the high speed processor. Any of the processor speed can depend on the multiplier used on it.Multiplier is an essential part for any computation process. Conventional multiplier (Booth, Array, and Wallace Tree) can provide less efficiency in area, speed and power .For improving the efficiency of the multiplier, it can design using Vedic algorithm. Vedic algorithm can include less number of steps for multiplication so that efficiency of the system can increase. In this paper we make a survey on high speed Vedic multiplier.

# 2. Related Work

V.S Kumar Chunduri et al. [1] proposed an 8bit Vedic multiplier using Urdhva Tiryagbhyam algorithm in which analysis can be done using Xilinx hardware tool. This paper shows that the 8 bit Vedic multiplier has low power 82nW and high speed 145.03MHz as compared to conventional multiplier. The proposed multiplier shows high performance on higher order bit.

G. Ganesh Kumar et al.[2] implemented a 32x32 bit multiplier using Vedic algorithm .32 bit multiplier can produce a delay of 31. 52ns compare to conventional multiplier it concluded that Urdhva Tiryagbhyam, Nikhilam and Anurupye sutras are reduce the delay, power, and hardware requirements of multiplier compare to conventional multiplier.

Nishant.G.et al. [3] offering a 32x32 bit Vedic multiplier. In this paper multiplier attain a smaller delay of 6.46ns by using UT algorithm. For future work an integrated Vedic ALU is proposed for this article. And it concluded that Vedic multiplier are more efficient in terms of speed compare to other multiplier.

Ramanchandran.S et al. [4] designed an integrated Vedic multiplier architecture, in which multiplier architecture itself select the proper multiplication sutra. This will done through the applied input .If input is larger number of bit design selected the faster algorithm of Nikhilam Sutra, if input is smaller number of bit it selected the Urdhva Tiryagbhyam.

Surabhi Bhardwaj et al. [5] discovered an advance Vedic multiplier. In which basic multiplication can done using Urdhva Tiryagbhyam algorithm and accumulation process can done using Carry Select Adder. Compared to other16 bit multiplier proposed multiplier shows less delay of 30.659ns.

Beechu Naresh [6] designed a new multiplier especially for squaring application. It outcomes concluded that, this architecture is worth for high performance processor.

Prasanth D.Pawel et al. [7] gave implementation of new Vedic multiplier using UT algorithm and CLA adder addition method. In which it seen as high efficiency in speed and area compared to existing method.

Hemangi P. Patil et al. [8] proposed a new multiplier using Vedic algorithm and reversible logic. It showed that Nikhilam sutra using reversible gates can provide a high efficiency in terms of power, area and delay compared to conventional Vedic multiplier and Booth multiplier

S. Arish et.al [9] find out that combination of Karatsuba algorithm and Urdhva Tiryagbhyam algorithm of a multiplier shows percentage of reduction in area and delay when number of bit length is increased.

Valentina Bianchi et.al [10] proposed a new modular architecture of Vedic multiplier using 4:2 compressors instead of normal adders. It shows better solutions in terms of propagation delay and area.

Praveen Kumar Y G et al [11] make a study on different multipliers papers and he concluded that multiplier using UT Vedic algorithm is more prominent among power and speed compare to conventional multipliers.

| No: | Title of the Paper                                                                                                     | Publi<br>sher/<br>year | Algorithm or<br>Method                               | Inference                                                                                                              | Tool<br>used                                            | Efficiency<br>based on<br>power,dela<br>y,speed                    |
|-----|------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------|
| 1   | DesignandimplementationofmultiplierusingKCMandvedicmathematicsbyusingreversibleadder                                   | IJME<br>R<br>2013      | Urdhva<br>Tiryagbhyam<br>with<br>reversible<br>adder | Vedic Multiplier<br>using reversible<br>adder can provide a<br>better performance<br>in higher order<br>multiplication | Modelsi<br>m and<br>Xilinx<br>spartan3<br>E,FPGA<br>kit | Area=180<br>Speed=<br>145.03MH<br>z<br>Power=82<br>mW<br>(8x8 bit) |
| 2   | Design of high speed<br>Vedic multiplier<br>using Vedic<br>mathematics<br>techniques                                   | IJSR<br>P<br>2012      | Urdhva<br>Tiryagbhyam<br>algorithm                   | Multiplier using<br>UT algorithm<br>provide minimum<br>delay for<br>multiplication in<br>any type of input<br>bit.     | Xilinx<br>Spartan<br>XC3S50<br>0-5-<br>FG320            | Delay=31.<br>526ns<br>(32x32 bit)                                  |
| 3   | Ancient Indian Vedic<br>Mathematics based<br>32-Bit Multiplier<br>Design for High<br>Speed and Low<br>Power Processors | IJCA<br>2014           | Urdhva<br>Tiryagbhyam<br>algorithm                   | Complexity of the<br>hardware can<br>reduced for higher<br>order input bit by<br>using vedic<br>multiplier             | Modelsi<br>m<br>Xilinx<br>Virtex5<br>(XC5V<br>LX110T    | Delay=6.4<br>65ns<br>(32x32 bit)                                   |

|   |                                                                                                                                |                                                                                            |                                                                                          |                                                                                                                                                                            | )                                                       |                                                                 |
|---|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----------------------------------------------------------------|
| 4 | Design<br>implementation and<br>performance analysis<br>of an integrated<br>vedic multiplier<br>architecture                   | IJCE<br>R<br>2012                                                                          | Urdhva<br>Tiryagbhyam<br>and<br>Nikhilam<br>sutra                                        | Here conclude that<br>for higher order bit<br>multiplication<br>Nikhilam sutra is<br>favourable, on<br>other hand lower<br>bit multiplication<br>UT algorithm is<br>better | Xilinx<br>ISE 11                                        | Speed<br>32.816ns<br>for 64bit<br>13.455ns<br>for 8bit          |
| 5 | Design of High<br>Speed Multiplier<br>using Vedic<br>Mathematics.                                                              | IJER<br>GS<br>2014                                                                         | UT<br>algorithm for<br>multiplicatio<br>n and Carry<br>Save Adder<br>for<br>accumulation | UT algorithm with<br>CSA provide less<br>delay compared to<br>conventional type<br>multiplier                                                                              | Modelsi<br>m<br>Xilinx<br>Spartan<br>3<br>Xc3s50-<br>4  | Delay=<br>30.659ns<br>(16x16 bit)                               |
| 6 | Design and<br>implementation of<br>high performance<br>and area efficient<br>square architecture<br>using Vedic<br>Mathematics | Anal<br>og<br>integ<br>rated<br>circu<br>it<br>and<br>signa<br>1<br>proce<br>ssing<br>2019 | Anurupye<br>Sutra                                                                        | Compared to the<br>Existing squaring<br>circuit proposed<br>architecture is most<br>useful for high<br>performance<br>processor.                                           | Vivado<br>design<br>suite<br>2018.3k<br>intex-7<br>FPGA | Delay=<br>38.6ns<br>(64x64 bit)                                 |
| 7 | High speed Vedic<br>multiplier design and<br>implementation on<br>FPGA                                                         | IJAR<br>2015                                                                               | UT<br>algorithm<br>with<br>compressor<br>and CLA<br>adder                                | For 16 bit<br>multiplication 7:3<br>compressor are<br>used and also it<br>show high benefits<br>on speed and area,<br>but number of<br>transistor used is<br>high.         | Xilinx<br>XC3s20<br>0-<br>4tq.144                       | Area are<br>represente<br>d by<br>number of<br>LUT used<br>679. |
| 8 | FPGA<br>implementation of<br>conventional and<br>vedic algorithm for<br>energy efficient<br>multiplier                         | IEEE<br>2015                                                                               | Nikhilam<br>sutra with<br>reversible<br>logic                                            | Using reversible<br>logic in vedic<br>multiplier can<br>reduced the power<br>dissipation and<br>make the system<br>more efficient.                                         | Xilinx<br>Spartan<br>3E<br>3s250e<br>VQ-100<br>FPGA     | Delay=<br>8.73ns<br>Power=<br>82mW.                             |
| 9 | Run-Time-<br>Reconfigurable<br>Multi-Precision<br>Floating-Point<br>Matrix Multiplier<br>Intellectual Property<br>Core on FPGA | Circu<br>it<br>syste<br>m<br>and<br>signa<br>1<br>proce                                    | Karatsuba<br>algorithm<br>and Urdhva<br>Tiryagbhyam<br>algorithm                         | Percentage<br>reduction in area,<br>power and delay<br>when number of bit<br>length of multiplier<br>is increased.                                                         | Xilinx<br>ISE 14.7<br>Virtex 5<br>ML10                  | Delay=<br>11.514ns<br>(16x16 bit)                               |

| 2                                                                                                               | 2017                                                                                             |                    |                                                                                                                         |                  |                                          |                                                           |
|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------|-----------------------------------------------------------|
| multiplierorarchitectureformodel-baseddesignanddeploymentApplicationandFPGAplatformsandcontinuecontinuecontinue | Micr Urdhva<br>opro Tiryagb<br>algorith<br>rs With<br>and compre<br>Micr<br>osyst<br>ems<br>2020 | ohyam<br>im<br>4:2 | This design<br>a<br>performance i<br>and delay co<br>to Wallace<br>Booth and<br>compressor<br>reference<br>multipliers. | better<br>n area | Xilinx<br>VIVAD<br>O Artix<br>7<br>FPGA. | Number of<br>LUT used<br>in 32 bit<br>multiplier<br>=1086 |

Table 1: survey of high speed multiplier using Vedic mathematics techniques

# 3 CONCLUSION

In this survey we focused on the various type of Vedic multiplier and it shows a high efficiency in speed, delay and power compare to conventional multipliers. These multipliers have a large application in many areas such as Dsp, Fft, Filters, Biomedical application, image processing and also in cryptography.

#### REFERENCE

- 1. Chunduri, V. K., Lakshmi, G. S., & Prasad, M. J. C. (2013). Design and implementation of multiplier using KCM and vedic mathematics by using reversible adder. *International Journal of Modern Engineering Research (IJMER)*, *3*(5), 3230-3141.
- Kumar, G. G., & Charishma, V. (2012). Design of high speed Vedic multiplier using Vedic mathematics techniques. *International Journal of Scientific and Research Publications*, 2(3), 1.
- 3. Deshpande, N. G., & Mahajan, R. (2014). Ancient Indian Vedic Mathematics based 32-Bit Multiplier Design for High Speed and Low Power Processors. *International Journal of Computer Applications*, 95(24).
- 4. Ramachandran, S., & Pande, K. S. (2012). Design implementation and performance analysis of an integrated Vedic multiplier architecture. *International Journal of Computational Engineering Research*, 2(3), 697-703.
- 5. Bhardwaj, S., & Dodan, A. S. (2014). Design of High Speed Multiplier using Vedic Mathematics. *Internation Journal of Engineering Research and General Science*, 2(4).
- 6. Reddy, B. N. K. (2019). Design and implementation of high performance and area efficient square architecture using Vedic Mathematics. *Analog Integrated Circuits and Signal Processing*, 1-6.
- 7. Pawale, P. D., & Ghodke, V. N. (2015). High speed Vedic multiplier design and implementation on FPGA. *IJAR*, *1*(7), 239-244.
- 8. Patil, H. P., & Sawant, S. D. FPGA implementation of conventional and Vedic algorithm for energy efficient multiplier. In 2015 International Conference on Energy Systems and Applications (pp. 583-587). IEEE.
- 9. Arish, S., & Sharma, R. K. (2017). Run-Time-Reconfigurable Multi-Precision Floating-Point Matrix Multiplier Intellectual Property Core on FPGA. *Circuits, Systems, and Signal Processing*, *36*(3), 998-1026.
- Bianchi, V., & De Munari, I. (2020). A modular Vedic Multiplier architecture for Model-Based design and deployment on FPGA platforms. *Microprocessors and Microsystems*, 103106.

 Karivappa, B. S., Patil, B. H., Naik, A. K., Kumar, P., & Kurian, M. Z. (2020, July). Power Efficient and High Speed Multiplier Bbased on Ancient Mathematics: A Review. In 2020 International Conference on Electronics and Sustainable Communication Systems (ICESC) (pp. 1005-1008). IEEE.

#### **Authors Profile**

**Mrs. Hridya**  $S^1$  is a full time research scholar in ECE Department, Karpagam Academy of Higher Education Coimbatore .Her area of interest is VLSI design. *hridyanis@gmail.com* 

**Dr.K.G. Dharani**<sup>2</sup> is a Associate Professor at Department of ECE Karpagam Academy of Higher Education, Coimbatore, Her area of interest related to VLSI design and Image processing. *dharani\_vlsi@yahoo.com*.

**Dr.S.Bhavani**<sup>3</sup> is a Professor and HOD at ECE department in Sri Shakthi Institute of Engineering & Technology. Her areas of interest are image processing, VLSI design, signal processing. *bhavanisridharan*7@gmail.com.